DocumentCode :
3556410
Title :
Realization of sub-10 picosecond switching times in selectively doped (Al,Ga)As/GaAs heterostructure transistors
Author :
Hendel, R.H. ; Pei, S.S. ; Tu, C.W. ; Roman, B.J. ; Shah, N.J. ; Dingle, R.
Author_Institution :
AT&T Bell Laboratories, Murray Hill, New Jersey
Volume :
30
fYear :
1984
fDate :
1984
Firstpage :
857
Lastpage :
858
Abstract :
We report gate delay times of less than 10 ps for ring oscillators based on direct coupled FET logic implemented with selectively doped (Al,Ga) As/GaAs heterostructure transistors (SDHTs). The minimum delay time observed was 9.4 ps at 77K with a speed-power product of 42.4 fJ and 1.1 V bias. The gate length the enhancement mode driver FETs was measured to be 0.7 µm. Dual-clocked M/S (master-slave) dividers on the same wafer using dual gate SDHTs operated up to a maximum dividing frequency of 6.3 (13.0) GHz at 300 (77)K.
Keywords :
Delay effects; Driver circuits; FETs; Gallium arsenide; HEMTs; Length measurement; Logic; MODFETs; Master-slave; Ring oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1984 International
Type :
conf
DOI :
10.1109/IEDM.1984.190864
Filename :
1484635
Link To Document :
بازگشت