DocumentCode :
3556486
Title :
Fabrication and characterization of sub-micron thin gate oxide p-channel transistors with p+ polysilicon gates
Author :
Wenocur, D.W. ; Cham, K.M. ; Lin, J. ; Lau, C.K. ; Fu, H.S.
Author_Institution :
Hewlett-Packard Laboratories, Palo Alto, California
Volume :
31
fYear :
1985
fDate :
1985
Firstpage :
212
Lastpage :
215
Abstract :
Submicron p-channel transistors have been fabricated using thin (150 A) gate oxide and p+polysilicon gates. Quite favorable device characteristics have been achieved for L(eff) as low as 0.4 microns. GEMINI simulations have been performed which demonstrate the advantages of p+poly in reducing short channel effects and punchthrough problems. Experimental results from three separate device lots show good subthreshold slope and low leakage current, even for low threshold voltages. Vt vs. L(eff) shows much less threshold drop than is seen using n+ poly. Device characteristics are robust with respect to processing variations. CV data shows little if any boron penetration through the 150 A gate oxide.
Keywords :
Annealing; Boron; Circuit simulation; Fabrication; Implants; Laboratories; Leakage current; Robustness; Subthreshold current; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1985 International
Type :
conf
DOI :
10.1109/IEDM.1985.190933
Filename :
1485483
Link To Document :
بازگشت