DocumentCode :
3556595
Title :
VLSI Local interconnect level using titanium nitride
Author :
Tang, Thomas ; Wei, Che-Chia ; Haken, Roger ; Holloway, Thomas ; Wan, Chang-Feng ; Douglas, Monte
Author_Institution :
Texas Instruments Incorporated, Dallas, Texas
Volume :
31
fYear :
1985
fDate :
1985
Firstpage :
590
Lastpage :
593
Abstract :
A local interconnect technology has been developed for VLSI CMOS applications using a titanium nitride layer. The technology has been realized by utilizing the titanium nitride layer that forms during the self-aligned titanium silicide process: which is used to simultanously reduce gate and junction sheet resistances to < 1 ohm/sq. Normally the TiN layer is discarded, but in this process the 0.1µm thick TiN layer is patterned and etched to provide local connections between gates and N+ and P+ junctions, with a sheet resistance of < 10 ohm/sq. This is accomplished without area consuming contacts or metal straps, and without any additional deposition steps, in addition to providing a VLSI version of the buried contact process, the technology results in self-aligned contacts and minimum geometry junctions, for reduced capacitance. The technology has been demonstrated by the fabrication of a CMOS VLSI memory with nearly half a million 1µm transistors.
Keywords :
CMOS technology; Dry etching; Instruments; Process design; Resists; Telephony; Tin; Titanium; Very large scale integration; Wet etching;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1985 International
Type :
conf
DOI :
10.1109/IEDM.1985.191041
Filename :
1485591
Link To Document :
بازگشت