DocumentCode :
3556729
Title :
Three-dimensional effects in CMOS latch-up
Author :
Lewis, A.G. ; Martin, R.A. ; Huang, T.Y. ; Chen, J.Y.
Author_Institution :
Xerox Palo Alto Research Center, Palo Alto, CA
Volume :
32
fYear :
1986
fDate :
1986
Firstpage :
248
Lastpage :
251
Abstract :
The influence of three-dimensional effects on latch-up in n well CMOS circuits fabricated on both bulk and p on p+ epitaxia substrate material is reported. It is demonstrated that narrow-width phenomena can play a dominant role in determining the latch-up performance of CMOS devices, and give rise to large deviations from ideal scaling with width. This limits the applicability of two-dimensional models, and also means that the latch-up behavior of real circuits may differ significantly from predictions based on the performance of test structures. A simple approach to modeling the three-dimensional phenomena is also presented.
Keywords :
CMOS technology; Circuit testing; Critical current; Current supplies; Poisson equations; Predictive models; Semiconductor device modeling; Semiconductor process modeling; Substrates; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1986 International
Type :
conf
DOI :
10.1109/IEDM.1986.191161
Filename :
1486419
Link To Document :
بازگشت