DocumentCode
3557076
Title
A sub-40 ps ECL circuit at a switching current of 1.28 MA
Author
Ueno, Katsunobu ; Goto, Hiroshi ; Sugiyama, Fiji ; Tsunoi, Hiroyuki
Author_Institution
Fujitsu Limited, Kawasaki, Japan
Volume
33
fYear
1987
fDate
1987
Firstpage
371
Lastpage
374
Abstract
A sophisticated bipolar technology for high speed and low power dissipation VLSI´s has been developed. It employs an Emitter-base Self-aligned structure with Polysilicon Electrodes and Resistors (ESPER) combined with U-FOX (U-groove isolation with thick Field OXide). An ECL circuit with a minimum gate delay time of 38.8 ps has been obtained at a switching current (ICS ) of 1.28 mA. At the same time, we have fabricated low power type transistors. In this circuit, we have obtained a minimum gate delay time of 60.2 ps at ICS of 0.34 mA and a wiring length effect of 50 ps/mm for a 0.32 mA emitter follower current. This new process is advantageous to high performance VISI´s and giga-digital systems.
Keywords
Cutoff frequency; Delay effects; Electrodes; Epitaxial layers; Fabrication; Isolation technology; Parasitic capacitance; Power dissipation; Resistors; Switching circuits;
fLanguage
English
Publisher
ieee
Conference_Titel
Electron Devices Meeting, 1987 International
Type
conf
DOI
10.1109/IEDM.1987.191434
Filename
1487392
Link To Document