Title :
Testing check bits at no cost in RAMs with on-chip ECC
Author :
Ramanathan, Parmesh ; Saluja, K.K. ; Franklin, M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Wisconsin Univ., Madison, WI, USA
fDate :
11/1/1993 12:00:00 AM
Abstract :
The authors address the problem of testing the check bits in RAMs with on-chip ECC. A solution is proposed in which the check bits are tested in parallel with the testing of the information bits. The solution entails finding a class of parity-check matrices that have the property that all the check bits can be tested for pattern-sensitive faults while the information bits are being tested, without any increase in the length of the test sequence. Further, the parity-check matrices are such that there is no loss in error-correction capabilities, and there is no penalty in the worst-case delay of the error-correcting logic.
Keywords :
built-in self test; error correction codes; memory architecture; random-access storage; RAMs; check bits; error-correcting codes; error-correcting logic; error-correction capabilities; information bits; on-chip ECC; parity-check matrices; pattern-sensitive faults; test sequence;
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E
Conference_Location :
11/1/1993 12:00:00 AM