DocumentCode :
3559443
Title :
Architectures for Maximum-Sequence-Length Digital Delta-Sigma Modulators
Author :
Hosseini, Kaveh ; Kennedy, Michael Peter
Author_Institution :
Dept. of Microelectron. Eng., Univ. Coll. Cork, Cork
Volume :
55
Issue :
11
fYear :
2008
Firstpage :
1104
Lastpage :
1108
Abstract :
In this paper, we extend the idea developed in some of our earlier works of using output feedback to make the quantization step in a digital delta-sigma modulator (DDSM) appear prime. This maximizes the cycle lengths for constant inputs, spreading the quantization error over the maximum number of frequency terms, and consequently, minimizing the power per tone. We show how this concept can be applied to multibit higher order error-feedback modulators (EFMs). In addition, we show that the idea can be implemented in a class of single-quantizer DDSMs (SQ-DDSM) where STF (z)=z-L and NTF (z)=(1-z-1)L.
Keywords :
delta-sigma modulation; DDSM architecture; maximum-sequence-length digital delta-sigma modulators; multibit higher order error-feedback modulators; output feedback; quantization error; single-quantizer DDSM; Additive white noise; Delta modulation; Delta-sigma modulation; Digital modulation; Frequency synthesizers; Multi-stage noise shaping; Noise shaping; Output feedback; Quantization; Stochastic resonance; Digital delta-sigma modulator (DDSM); error-feedback modulator (EFM); maximum sequence length; multibit quantizer; noise shaping; quantization noise; single-quantizer DDSM (SQ-DDSM);
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2008.2004537
Filename :
4703529
Link To Document :
بازگشت