DocumentCode :
3559471
Title :
Decimal Floating-Point Multiplication
Author :
Erle, Mark A. ; Hickmann, Brian J. ; Schulte, Michael J.
Author_Institution :
IBM, Macungie, PA
Volume :
58
Issue :
7
fYear :
2009
fDate :
7/1/2009 12:00:00 AM
Firstpage :
902
Lastpage :
916
Abstract :
Decimal multiplication is important in many commercial applications including financial analysis, banking, tax calculation, currency conversion, insurance, and accounting. This paper presents the design of two decimal floating-point multipliers: one whose partial product accumulation strategy employs decimal carry-save addition and one that employs binary carry-save addition. The multiplier based on decimal carry-save addition favors a nonpipelined iterative implementation. The multiplier utilizing binary carry-save addition allows for an efficient pipelined implementation when latency and throughput are considered more important than area. Both designs comply with specifications for decimal multiplication given in the IEEE 754 standard for floating-point arithmetic (IEEE 754-2008). The multipliers extend previously published decimal fixed-point multipliers by adding several features, including exponent generation, sticky bit generation, shifting of the intermediate product, rounding, and exception detection and handling. Novel features of the multipliers include support for decimal floating-point numbers, on-the-fly generation of the sticky bit in the iterative design, early estimation of the shift amount, and efficient decimal rounding. Iterative and parallel decimal fixed-point and floating-point multipliers are compared in terms of their area, delay, latency, and throughput based on verified Verilog register-transfer-level models.
Keywords :
floating point arithmetic; multiplying circuits; IEEE 754 standard; IEEE 754-2008; accounting application; banking application; binary carry-save addition; currency conversion; decimal carry-save addition; decimal fixed-point multiplier; decimal floating-point multiplication; decimal floating-point multiplier; decimal rounding; exception detection; exponent generation; financial analysis; floating-point arithmetic; insurance application; intermediate product shifting; nonpipelined iterative implementation; partial product accumulation strategy; sticky bit generation; tax calculation; verified Verilog register-transfer-level model; Application software; Banking; Delay; Floating-point arithmetic; Hardware design languages; Insurance; Microprocessors; Table lookup; Throughput; Arithmetic and logic units; Computer arithmetic; Decimal multiplication; General; High-Speed Arithmetic; binary coded decimal; floating-point arithmetic; parallel multiplication; pipelined multiplication.; serial multiplication;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
Conference_Location :
12/12/2008 12:00:00 AM
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.2008.218
Filename :
4711044
Link To Document :
بازگشت