Title :
Low-cost reconfigurable VLSI architecture for fast fourier transform
Author :
Xiao, Hao ; Pan, An ; Chen, Yun ; Zeng, Xiaoyang
Author_Institution :
Dept. of Microelectron., Fudan Univ., Shanghai
fDate :
11/1/2008 12:00:00 AM
Abstract :
In this paper, a low-cost reconfigurable FFT processor employing novel dual-path pipelined shared memory architecture is presented. Based on this architecture, an elaborate memory configuration scheme is designed to make single-port SRAM available. Moreover, a mixed-radix butterfly unit is also designed, which makes the processor capable of multimode operation. Compared with previous ones, the proposed architecture can greatly reduce area. In addition, an optimized data scaling approach is proposed and the signal-to-quantization noise ratio (SQNR) of an 8K-point fixed-point FFT can achieve 52.7dB with the wordlength of 13bit. A test chip for DVB-T/H is implemented with the proposed architecture and fabricated in 0.18-mum single-poly six-metal CMOS process. The core area of this chip is 2.83mm2 with the power dissipation of 25.8mW at 20MHz.
Keywords :
SRAM chips; VLSI; fast Fourier transforms; integrated circuit design; logic design; memory architecture; microprocessor chips; pipeline arithmetic; reconfigurable architectures; shared memory systems; CMOS; DVB-T/H; FFT processor; dual-path pipelined shared memory architecture; fast Fourier transform; low-cost reconfigurable VLSI architecture; memory configuration scheme; mixed-radix butterfly unit design; multimode operation; optimized data scaling; single-port SRAM; Digital audio broadcasting; Digital video broadcasting; Fast Fourier transforms; Hardware; Memory architecture; OFDM; Power dissipation; Random access memory; Throughput; Very large scale integration; fast Fourier transform (FFT); orthogonal frequency division multiplexing (OFDM); pipelined; shared-memory;
Journal_Title :
Consumer Electronics, IEEE Transactions on
Conference_Location :
11/1/2008 12:00:00 AM
DOI :
10.1109/TCE.2008.4711210