Title :
Wafer Bumping, Assembly, and Reliability of Fine-Pitch Lead-Free Micro Solder Joints for 3-D IC Integration
Author :
Lee, Ching-Kuan ; Chang, Tao-Chih ; Lau, John H. ; Huang, Yu-Jiau ; Fu, Huan-Chun ; Huang, Jui-Hsiung ; Hsiao, Zhi-Cheng ; Ko, Cheng-Ta ; Cheng, Ren-Shin ; Chang, Pei-Chen ; Kao, Kuo-Shu ; Lu, Yu-Lan ; Lo, Robert ; Kao, Ming-Jer
Author_Institution :
Electron. & Optoelectron. Res. Labs., Ind. Technol. Res. Inst., Hsinchu, Taiwan
Abstract :
In this investigation, Cu-Sn lead-free solder microbumps on 10-μm pads with a 20-μm pitch are designed and fabricated. The chip size is 5 × 5 mm with thousands of microbumps. A daisy-chain feature is adopted for the characterization and reliability assessment. After pattern trace formation, the microbump is fabricated on the trace by an electroplating technique. A suitable barrier/seed layer thickness is designed and applied to minimize the undercut due to wet etching but to still achieve good plating uniformity. With the current process, the undercut is less than 1 μm and the bump height variation is less than 10%. In addition, the shear test is adopted to characterize the bump strength, which exceeds the specification. Also, the Cu-Sn lead-free solder microbumped chip is bonded on an Si wafer using chip-to-wafer bonding technique. Furthermore, the microgap between the bonded chips is filled with a special underfill. The shear strength of the bonded chips without the underfill is measured and it exceeds the specification. The bonding and filling integrity is further evaluated by open/short measurement, scanning acoustic tomography analysis, and cross-section with scanning electron microscopy analysis. The stacked ICs are evaluated by reliability (thermal cycling) test (-55 to 125°C). Finally, ultrafine-pitch (5-μm pads on a 10-μm pitch) lead-free solder microbumping is explored.
Keywords :
acoustic microscopy; acoustic tomography; copper alloys; electroplating; etching; fine-pitch technology; integrated circuit reliability; integrated circuit testing; scanning electron microscopy; shear strength; solders; three-dimensional integrated circuits; tin alloys; wafer bonding; 3D IC integration; Cu-Sn; Si; barrier-seed layer thickness; bump strength; chip-to-wafer bonding technique; daisy-chain feature; electroplating technique; fine-pitch lead-free microsolder joint reliability; lead-free solder microbumped chip; open-short measurement; pattern trace formation; reliability assessment; scanning acoustic tomography analysis; scanning electron microscopy analysis; shear strength; shear test; temperature -55 degC to 125 degC; thermal cycling test; ultrafine-pitch lead-free solder microbumping; wafer bumping; wet etching; Aging; Copper; Lead; Reliability; Soldering; Tin; Assembly; fine-pitch solder; lead-free solder microbumps; reliability;
Journal_Title :
Components, Packaging and Manufacturing Technology, IEEE Transactions on
Conference_Location :
5/4/2012 12:00:00 AM
DOI :
10.1109/TCPMT.2012.2189397