DocumentCode :
3562405
Title :
Cost/performance evaluation for a 3D symmetric NoC router
Author :
Salah, Yahia ; Said, Yahia ; Ben Jemaa, Mohsen ; Dhahri, Salah ; Atri, Mohamed
Author_Institution :
Lab. of Electron. & Microelectron., Univ. of Monastir, Monastir, Tunisia
fYear :
2014
Firstpage :
1
Lastpage :
7
Abstract :
In this paper, we propose a wormhole router architecture for symmetric 3D-mesh Networks-on-Chip (NoCs) with virtual channels. It uses the credit-based flow control mechanism and dimension-order routing XYZ algorithm. With priority-based scheduling, our 3D on-chip communication model can support the management of different levels of quality-of-service. The router is implemented on FPGA device using the Xilinx ISE software. Various designs were synthesized to verify the capability of our router. From the implementation results, the proposed router architecture enables a higher data rate and low latency at a reasonable power and area overheads. Furthermore, we demonstrate an analysis and comparison of the cost and performance results between the 2D and 3D designs.
Keywords :
field programmable gate arrays; flow control; multiprocessor interconnection networks; network routing; network-on-chip; three-dimensional integrated circuits; 3D on-chip communication model; 3D symmetric NoC router; FPGA device; Xilinx ISE software; credit-based flow control mechanism; dimension-order routing XYZ algorithm; priority-based scheduling; symmetric 3D-mesh networks-on-chip; virtual channels; wormhole router architecture; Computer architecture; Network topology; Ports (Computers); Routing; System-on-chip; Three-dimensional displays; Topology; 3D symmetric Networks-on-Chip; cost/performance evaluation; wormhole router design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image Processing, Applications and Systems Conference (IPAS), 2014 First International
Print_ISBN :
978-1-4799-7068-1
Type :
conf
DOI :
10.1109/IPAS.2014.7043318
Filename :
7043318
Link To Document :
بازگشت