DocumentCode :
3564496
Title :
Hybrid crossbar architecture for a memristor based memory
Author :
Yakopcic, Chris ; Taha, Tarek M. ; Hasan, Raqibul
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Dayton, Dayton, OH, USA
fYear :
2014
Firstpage :
237
Lastpage :
242
Abstract :
This paper describes a new memristor crossbar architecture that is proposed for use in a high density cache design. This design has less than 10% of the write energy consumption than a simple memristor crossbar. Also, it has up to 4 times the bit density of an STT-MRAM system and up to 11 times the bit density of an SRAM architecture. The proposed architecture is analyzed using a detailed SPICE analysis that accounts for the resistance of the wires in the memristor structure. Additionally, the memristor model used in this work has been matched to specific device characterization data to provide accurate results in terms of energy, area, and timing.
Keywords :
cache storage; memory architecture; memristors; resistive RAM; SPICE analysis; device haracterization; high density cache design; hybrid crossbar architecture; memristor based memory; Computer architecture; Memristors; Phase change random access memory; Resistance; Transistors; Wires; Memristor; SPICE; device; memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Aerospace and Electronics Conference, NAECON 2014 - IEEE National
Print_ISBN :
978-1-4799-4690-7
Type :
conf
DOI :
10.1109/NAECON.2014.7045809
Filename :
7045809
Link To Document :
بازگشت