DocumentCode :
3565064
Title :
A mobility enhancement strategy for sub-14nm power-efficient FDSOI technologies
Author :
DeSalvo, B. ; Morin, P. ; Pala, M. ; Ghibaudo, G. ; Rozeau, O. ; Liu, Q. ; Pofelski, A. ; Martini, S. ; Casse, M. ; Pilorget, S. ; Allibert, F. ; Chafik, F. ; Poiroux, T. ; Scheer, P. ; Southwick, R.G. ; Chanemougame, D. ; Grenouillet, L. ; Cheng, K. ; An
Author_Institution :
CEA-LETI, Albany NanoTech, Albany, NY, USA
fYear :
2014
Abstract :
Continuous CMOS improvement has been achieved in recent years through strain engineering for mobility enhancement. Nevertheless, as transistor pitch is scaled down, conventional strain elements (as embedded stressors, stress liners) are loosing their effectiveness [1]. The use of strained materials for the channel to boost performance is thus essential. In this paper, we present an original multilevel evaluation methodology for stress engineering design in next-generation power-efficient devices. Fully-Depleted-Silicon-On-Insulator (FDSOI) is chosen as the ideal test vehicle, as it offers the advantage of sustaining significant stress within the channel without plastic relaxation (the thin channel staying below the critical thickness [2]). Starting from 3D mechanical simulations and piezoresistive coefficient data, an original, simple, physically-based model for holes/electrons mobility enhancement in strained devices is developed. The model is calibrated on physical measurements and electrical data of state-of-the-art devices. Non-Equilibrium Greens Function (NEGF) quantum simulations of holes/electrons stress-enhanced mobility give physical insights into mobility behavior at large stress (~3GPa). Finally, the new strained-enhanced mobility model is introduced in an industrial compact model [3] to project evaluation at the circuit level.
Keywords :
CMOS integrated circuits; Green´s function methods; electron mobility; hole mobility; silicon-on-insulator; 3D mechanical simulations; NEGF simulations; circuit level; continuous CMOS improvement; critical thickness; electrical data; electrons mobility enhancement; embedded stressors; fully-depleted-silicon-on-insulator; holes mobility; industrial compact model; mobility enhancement strategy; multilevel evaluation methodology; next-generation power-efficient devices; non-equilibrium Greens function quantum simulations; physical measurements; piezoresistive coefficient data; power-efficient FDSOI technologies; project evaluation; size 14 nm; strain elements; strain engineering; stress engineering design; stress liners; thin channel; transistor pitch; Integrated circuit modeling; MOS devices; Quantum mechanics; Solid modeling; Stress measurement; Three-dimensional displays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting (IEDM), 2014 IEEE International
Type :
conf
DOI :
10.1109/IEDM.2014.7047002
Filename :
7047002
Link To Document :
بازگشت