DocumentCode :
3568756
Title :
Compensation of timing mismatches in time-interleaved analog-to-digital converters through transfer characteristics tuning
Author :
Vogel, C. ; Draxelmayr, D. ; Kuttner, F.
Author_Institution :
Christian Doppler Lab. for Nonlinear Signal Process., Graz Univ. of Technol., Austria
Volume :
1
fYear :
2004
Abstract :
We analyze transfer characteristic mismatches of sample-and-hold circuits in time-interleaved analog-to-digital converters and show their intrinsic connection to aperture delay mismatches. Both cause linear-phase mismatches, i.e., timing mismatches, which significantly degrade the signal-to-noise ratio. Based on our analysis, we introduce a novel power-saving method to correct timing mismatches among the channels by tuning the transfer characteristics of the sample-and-holds. Simulation results confirm the prospects of the presented method.
Keywords :
analogue-digital conversion; circuit simulation; sample and hold circuits; transfer functions; aperture delay mismatch; circuit simulation; linear phase mismatch; power saving method; sample and hold circuits; signal-noise ratio; time interleaved analog-digital converters; timing mismatch compensation; transfer characteristic tuning; Analog-digital conversion; Apertures; Circuit optimization; Clocks; Delay effects; Frequency response; Sampling methods; Signal processing; Switches; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. MWSCAS '04. The 2004 47th Midwest Symposium on
Print_ISBN :
0-7803-8346-X
Type :
conf
DOI :
10.1109/MWSCAS.2004.1353997
Filename :
1353997
Link To Document :
بازگشت