DocumentCode :
3568900
Title :
Analytical ramp delay model for distributed on-chip RLC interconnects
Author :
Coulibaly, L.M. ; Kadim, H.J.
Author_Institution :
Sch. of Eng., Liverpool JM Univ., UK
Volume :
1
fYear :
2004
Abstract :
In the past, gate delay was the dominant factor in determining circuit performance. However, as feature size becomes smaller and chip area becomes larger in integrated circuits, interconnect delay has become an increasingly important factor in determining circuit performance. In this paper, we present an analytical delay calculation approach for a distributed RLC interconnect line that maintains the effectiveness and the efficiency of past RC interconnect models, but significantly improving their accuracy for deep submicron (DSM) designs.
Keywords :
RC circuits; RLC circuits; delay estimation; integrated circuit design; integrated circuit interconnections; integrated circuit modelling; system-on-chip; RC interconnect models; deep submicron design; distributed on-chip RLC interconnects; gate delay; integrated circuits; interconnect delay; ramp delay model; Analytical models; Circuit simulation; Computational modeling; Crosstalk; Delay effects; Delay estimation; Inductance; Integrated circuit interconnections; RLC circuits; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. MWSCAS '04. The 2004 47th Midwest Symposium on
Print_ISBN :
0-7803-8346-X
Type :
conf
DOI :
10.1109/MWSCAS.2004.1354026
Filename :
1354026
Link To Document :
بازگشت