DocumentCode
3569855
Title
Rapid prototyping of JPEG encoder using the ASIP development system: PEAS-III
Author
Kobayashi, S. ; Mita, Kenturo ; Takeuchi, Yoshio ; Imai, Musahuru
Author_Institution
Graduate Sch. of Eng. Sci., Osaka Univ., Japan
Volume
1
fYear
2003
Abstract
In this paper, JPEG encoder application, one of the DSP applications, was implemented using the ASIP development system: PEAS-III. Instructions for JPEG encoder, such as DCT instruction, and butterfly instructions, were added to the initial design. Area, performance, and execution cycles of processors were calculated using generated HDL description, compiler, and assembler by PEAS-III. From experimental results, 12 architectures is designed in 160 hours, and designer can select an optimal architecture that satisfies design constraints considering hardware cost, clock frequency and execution cycles.
Keywords
digital signal processing chips; discrete cosine transforms; image coding; instruction sets; software prototyping; ASIP development system; DSP applications; HDL description; JPEG encoder; PEAS-III; butterfly instructions; clock frequency; execution cycles; hardware cost; rapid prototyping; Application specific processors; Assembly; Design engineering; Discrete cosine transforms; Hardware design languages; Instruction sets; Pipelines; Prototypes; Specification languages; Timing;
fLanguage
English
Publisher
ieee
Conference_Titel
Multimedia and Expo, 2003. ICME '03. Proceedings. 2003 International Conference on
Print_ISBN
0-7803-7965-9
Type
conf
DOI
10.1109/ICME.2003.1220876
Filename
1220876
Link To Document