DocumentCode :
3574912
Title :
An efficient universal multi-mode floating point multiplier using Vedic mathematics
Author :
Mangalath, Nithu.S. ; Priya, R.Arokia ; Malathi, P.
Author_Institution :
Department of E&TC Engineering, DYPCOE, Akurdi, Pune, India
fYear :
2014
Firstpage :
1
Lastpage :
4
Abstract :
Floating point multiplication is of key importance to many modern applications. These applications usually involve floating point calculations with single and/or double precision format. For this reason, most modern processors have hardware support for single precision and double precision floating point multiplication. Achieving this goal however, usually affects the throughput since most FPUs convert the single precision operands to double precision and then translate again the result to single precision format. This output and precision is inadequate for many scientific computations like modeling of climatic conditions, processing of digital signals, graphic accelerators etc. All these higher level applications uses quadruple precision floating point arithmetic. The quadruple precision arithmetic specifications was included in the IEEE 754-2008 revised standard. Its precision is twice as compared to the double precision format. The design proposed in this paper performs all the three precision multiplication operation. The universal floating point multiplier is implemented using Vedic mathematics (Nikhilam Navatascaramam Dasatah Sutra).
Keywords :
Computer architecture; Computers; Floating-point arithmetic; Graphics; Hardware; Throughput; Double precision; Floating point multiplier; Floating point unit.; Navatascaramam Dasatah Sutra; Quadruple precision; Single precision; vedic mathematics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advances in Communication and Computing Technologies (ICACACT), 2014 International Conference on
Print_ISBN :
978-1-4799-7318-7
Type :
conf
DOI :
10.1109/EIC.2015.7230724
Filename :
7230724
Link To Document :
بازگشت