Title :
Design of low leakage SRAM bit-cell and array
Author :
Ranganath, Shashank ; Bhat M, Shankaranarayana ; Fernandes, Alden C.
Author_Institution :
Electron. & Commun. Eng. Dept., Manipal Univ., Manipal, India
Abstract :
There is an ever increasing need for running various multimedia and computer based applications on a variety of popular digital systems. These applications continue to become increasingly power-hungry and require critical performance levels. To achieve the required benchmark performance, devices have to employ high speed processors in addition to low power on-chip memory. As the power consumed during memory access accounts for a considerable portion of the total power consumption in microprocessors, there is a pressing need to reduce the power requirements of on-chip memory while making sure the data stored in the memory cells remains unchanged. This paper reports design of low leakage Static Random Access Memory (SRAM) Bit-Cell and Array. The SRAM cell and array were designed using 180nm technology and analyzed at 25°C with VDD of 1.8V using Cadence tool. The proposed SRAM cell showed an improvement of around 65% in average SPD over the 6T SRAM cell during the write `1´ operation and an improvement of around 66% in average SPD over the 6T SRAM cell during the write `0´ operation. Write and Read access times of the proposed 1 kB SRAM Array were recorded to be 27.92% and 25% faster than the 1 kB 6T SRAM Array respectively.
Keywords :
SRAM chips; logic design; low-power electronics; microprocessor chips; Cadence tool; benchmark performance; computer based applications; critical performance levels; digital systems; high speed processors; low leakage SRAM bit-cell; low power on-chip memory; memory access; memory cells; microprocessors; multimedia applications; power consumption; power requirements; size 180 nm; static random access memory; temperature 25 C; voltage 1.8 V; Arrays; Inverters; Logic gates; Power dissipation; SRAM cells; Transistors; Forward Body Biasing; Gate leakage; Low Power; SRAM Array; SRAM Cell; Sub-Threshold Leakage;
Conference_Titel :
Circuits, Communication, Control and Computing (I4C), 2014 International Conference on
Print_ISBN :
978-1-4799-6545-8
DOI :
10.1109/CIMCA.2014.7057744