DocumentCode :
3576117
Title :
Low hardware cost STUMPS BIST
Author :
Kiran, N. Ravi ; Yellampalli, Siva
Author_Institution :
VTU Ext. Centre, UTL Technol. Ltd., Bangalore, India
fYear :
2014
Firstpage :
89
Lastpage :
92
Abstract :
Built In Self-Test (BIST) is widely used test methodology for its testing cost, testing time and online testing capability. Traditional BIST suffers with high test hardware overhead which is due to presence of on-chip test blocks like TPG, analyzer, ROM etc. In this paper a low hardware cost BIST is proposed, which eliminates the requirement of external TPG by reconfiguring the available scan chains as TPG and ensures the testability of combo logic present in the reconfigurable scan chains. The proposed BIST is tested with standard ISCAS benchmark circuits and the experimental results shows that the proposed BIST averagely reduces the area overhead by 13.16 % and power overhead by 14.32 %.
Keywords :
built-in self test; built-in self test; combo logic testability; cost testing; external test pattern generation elimination; low hardware cost STUMPS BIST; online testing; reconfigurable scan chain; standard ISCAS benchmark circuits; time testing; Benchmark testing; Built-in self-test; Circuit faults; Computer architecture; Hardware; Read only memory; Automatic test equipment (ATE). Circuit Under Test (CUT); Linear Feedback Shift Register (LFSR); Multiple Input Signature Register (MISR); Output response analyzer (ORA) Self-Test Using MISR/Parallel Shift Register Sequence Generator (STUMPS). Test pattern generator (TPG);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits, Communication, Control and Computing (I4C), 2014 International Conference on
Print_ISBN :
978-1-4799-6545-8
Type :
conf
DOI :
10.1109/CIMCA.2014.7057764
Filename :
7057764
Link To Document :
بازگشت