• DocumentCode
    357674
  • Title

    Improving binary compatibility in VLIW machines through compiler assisted dynamic rescheduling

  • Author

    Biglari-Abhari, Morteza ; Eshraghian, Kamran ; Liebelt, Michael J.

  • Author_Institution
    Centre for Very High Speed Microelectron. Syst., Edith Cowan Univ., Joondalup, WA, Australia
  • Volume
    1
  • fYear
    2000
  • fDate
    2000
  • Firstpage
    386
  • Abstract
    One of the main problems that prevents extensive use of VLIW architectures for non-numeric programs is lack of object code (or binary) compatibility among different implementations of the same architecture. This is due to exposing all architectural features to generate code at compile time. New features of a VLIW machine may lead to incorrect results by executing the code compiled for the older machine. In this paper, a new approach to overcome this problem is presented, which we call dynamic VLIW generation (DVG). It is performed with the help of code annotation provided by the compiler, to reduce the complexity of the required hardware. In the DVG technique, operations are rescheduled for the new machine at the time of instruction cache miss repair. In this way, the rescheduler hardware is not located in the execution pipeline engine avoiding potentially longer cycle times. To simplify the dependency checking hardware, dependency information is encoded for each operation at compile time. This information can be combined into the final binary code, or may be provided as a separate file, which can be loaded into memory at execution time by the OS loader. In this technique operations can be rescheduled speculatively and a mechanism is presented to prevent destroying the contents of live registers. Experimental results show that the performance of rescheduled code using the DVG technique is about 10% worse than code compiled directly for the target processor
  • Keywords
    computational complexity; parallel architectures; performance evaluation; processor scheduling; VLIW architectures; VLIW machines; binary compatibility; code annotation; compiler assisted dynamic rescheduling; dynamic VLIW generation; execution pipeline engine; instruction cache miss repair; Australia; Delay; Dynamic compiler; Engines; Hardware; Microelectronics; Pipelines; Registers; Runtime; VLIW;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Euromicro Conference, 2000. Proceedings of the 26th
  • Conference_Location
    Maastricht
  • ISSN
    1089-6503
  • Print_ISBN
    0-7695-0780-8
  • Type

    conf

  • DOI
    10.1109/EURMIC.2000.874657
  • Filename
    874657