Title :
A high-retention 2T embedded DRAM with cell-body toggle scheme
Author :
Huarong Zheng ; Baolong Zhou ; Weijie Cheng ; Yeonbae Chung
Author_Institution :
Sch. of Electron. Eng., Kyungpook Nat. Univ., Daegu, South Korea
Abstract :
In this work, we present an embedded DRAM utilizing body-controlled 2T gain cell. The memory bit-cell consists of a high-VTH NMOS write transistor and a standard-VTH NMOS read transistor. Since the negative cell-body toggle signal couples up the data `1´ storage voltage after data write, this body-controlled technique provides 72% enhanced retention time. In addition, since the subthreshold leakage through the write device is drastically reduced by the negative body bias, the proposed technique exhibits 14 times stronger write disturbance immunity. Simulation results from a 32-kbit eDRAM implemented in a 130 nm triple-well logic CMOS technology demonstrate the effectiveness of the proposed embedded memory techniques.
Keywords :
CMOS logic circuits; DRAM chips; embedded systems; logic circuits; NMOS read transistor; NMOS write transistor; cell-body toggle scheme; embedded memory techniques; high-retention 2T embedded DRAM; memory bit-cell; negative body bias; size 130 nm; subthreshold leakage; triple-well logic CMOS technology; MOS devices; DRAM; data retention; embedded memory; gain cell;
Conference_Titel :
Electron Devices and Solid-State Circuits (EDSSC), 2014 IEEE International Conference on
DOI :
10.1109/EDSSC.2014.7061252