DocumentCode :
3578327
Title :
Add-select-delay-compare Viterbi decoder for UWB communications in electronic power systems
Author :
Shaowei Huang ; Yuntao Yang ; Zhenquan Sun
Author_Institution :
Dept. of Electr. Eng., Tsinghua Univ., Beijing, China
fYear :
2014
Firstpage :
1
Lastpage :
4
Abstract :
In ultra-wideband (UWB) communications for power electronic systems, large power consumption and logic resource are occupied by multi-parallel sliding-block Viterbi decoders. A novel add-select-delay-compare architecture for Viterbi decoder is proposed to minimize these consumptions. In this architecture, a nested iteration of add-select and compare-select with balanced settling path is utilized to reduce propagation delay of critical path of add-compare-select and lower down parallel degrees of high throughput rate VD. The 500 Mbps UWB prototype receiver with the proposed add-select-delay-compare VD saves 40.4 % logic resource and 11.2 % power consumption compared with the original receiver.
Keywords :
Viterbi decoding; power consumption; power electronics; radio receivers; radiowave propagation; telecommunication power management; ultra wideband communication; UWB communications; UWB prototype receiver; add-select-delay-compare Viterbi decoder; electronic power systems; logic resource; multiparallel sliding-block Viterbi decoders; power consumption; power electronic systems; propagation delay; ultrawideband communications; Decoding; Measurement; Power demand; Receivers; Throughput; Viterbi algorithm; Add-compare-select (ACS); Viterbi decoders; power electronic systems; ultra-wideband (UWB) communications;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communication Problem-Solving (ICCP), 2014 IEEE International Conference on
Print_ISBN :
978-1-4799-4246-6
Type :
conf
DOI :
10.1109/ICCPS.2014.7062200
Filename :
7062200
Link To Document :
بازگشت