DocumentCode :
3578983
Title :
Energy optimization techniques on SRAM: A survey
Author :
Indumathi, G. ; Aarthi, V.P.M.B.
Author_Institution :
Electron. & Commun. Eng, Mepco Schlenk Eng. Coll., Sivakasi, India
fYear :
2014
Firstpage :
216
Lastpage :
221
Abstract :
The need for low-power design is becoming a major issue in high-performance digital systems such as microprocessors, Digital Signal Processors (DSPs) and other applications. The increasing market of mobile devices and battery powered portable electronic systems is creating demands for chips that consume the smallest possible amount of power. On the one hand, hundreds to millions of transistors can be integrated on the same chip using System on Chip (SoC) design methodologies. On the other hand, the shrinking feature sizes and increasing circuit speed causes higher power consumption, which not only shorten the battery life of handheld devices, but also lead to thermal and reliability problems. Until now various techniques of energy optimization have come forward and effectively contributed to the problem of energy optimization. In this paper, we discuss the various factors for designing the low power SRAM cells by analyzing the power dissipation issues by considering the basic Static Random Access Memory (SRAM) structure and concentrate on supply voltage, parallelism and memory architecture. Regarding the supply voltage, the voltage scaling technique with hybrid parallelism is surveyed and various cache architectures for memory has been addressed to optimize the energy. The energy optimization in memory array could be achieved by an efficient SRAM cell along with sense amplifiers and read write circuitry.
Keywords :
SRAM chips; digital signal processing chips; optimisation; power aware computing; system-on-chip; DSP; SRAM structure; SoC design methodologies; battery life; battery powered portable electronic systems; cache architectures; chips; digital signal processors; energy optimization techniques; handheld devices; high performance digital systems; hybrid parallelism; low power SRAM cells; low power design; memory architecture; memory array; microprocessors; mobile devices; power dissipation; read write circuitry; reliability problems; sense amplifiers; static random access memory; supply voltage; system on chip; thermal problems; voltage scaling; Arrays; Power demand; Power dissipation; SRAM cells; Switching circuits; Transistors; dynamic voltage scaling; static random access memory; system on chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communication and Network Technologies (ICCNT), 2014 International Conference on
Print_ISBN :
978-1-4799-6265-5
Type :
conf
DOI :
10.1109/CNT.2014.7062758
Filename :
7062758
Link To Document :
بازگشت