DocumentCode :
3581322
Title :
Performance analysis of CSA using BEC and FZF logic with optimized full adder cell
Author :
Pandey, Shivendra ; Khan, Afshan ; Pathak, Jyotirmoy ; Sarma, Rajkumar
Author_Institution :
Dept. of ECE, LPU, Jalandhar, India
fYear :
2014
Firstpage :
1
Lastpage :
6
Abstract :
This paper shows the implementation and comparison of Carry Select Adder (CSA) using BEC (Binary Excess one Converter) and First Zero Finding (FZF) logic implementation techniques with optimization of the Full Adder (FA) cell by minimize number of transistors. The results have been analyzed and compared for implementation of both the above logic styles for 28T, 10T and 8T FA cells where as keeping all other basic cells used for implementation of BEC and FZF based CSA same for all three of adder cells. The analysis shows that the CSA using FZF logic is better in terms of power consumption and Power Delay Product (PDP) for all three FA cells however BEC based CSA proves to be better in terms of number of transistors used to implement the overall circuit. All the designs are implemented 1.8Volt power supply and 180nm CMOS process technology in Cadence Virtuoso environment.
Keywords :
CMOS logic circuits; adders; carry logic; optimisation; BEC; CMOS process technology; CSA; Cadence Virtuoso; FZF logic; PDP; binary excess one converter; carry select adder; first zero finding logic implementation techniques; full adder cell optimization; power consumption; power delay product; size 180 nm; voltage 1.8 V; Adders; Computer architecture; Delays; Logic circuits; Logic gates; Microprocessors; Transistors; 10T FA; 8T FA; BEC; Carry Select Adder; First Zero Finding Logic; MUX free CSA;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Communications Technologies (ICCCT), 2014 International Conference on
Type :
conf
DOI :
10.1109/ICCCT2.2014.7066706
Filename :
7066706
Link To Document :
بازگشت