Title :
A linear Watt-level power amplifier implemented in 28 nm standard CMOS technology
Author :
Ossmann, Patrick ; Fuhrmann, Jorg ; Dufrene, Krzysztof ; Pretl, Harald ; Springer, Andreas
Author_Institution :
Johannes Kepler University Linz, Austria
Abstract :
A linear two-stage power amplifier (PA) implemented in 28 nm standard CMOS technology is presented. It employs a fully differential input matching network (IMN), a cascoded driver amplifier and a two-stage wideband interstage matching network. To generate Watt-level output power a stacked transistor array operates as transconductance (gm) amplifier. An on-chip output matching network (OMN) performs differential to single-ended conversion. Additional process-voltage-temperature (PVT) compensation and biasing circuitry is integrated. The whole chip has been protected using proper ESD structures. The PA achieves a power-added efficiency (PAE) of 33 % and a saturated output power of 31.2 dBm when operating at 1.75 GHz. Without applying digital predistortion (DPD) ACLR values of ≤ −25 dBc at 26.5 dBm in-band power can be achieved for UTRA RMC12k2 test signals. When using memoryless DPD the ACLR improves to ≤ −38 dBc at ± 5 MHz. Maximum EVM value decreases from ≤ 6.5 % to ≤ 1.7 % when using DPD.
Keywords :
CMOS integrated circuits; CMOS technology; Logic gates; Q measurement; Vehicles; World Wide Web; 3GPP; CMOS power amplifier; nanometre CMOS; on-chip matching; stacked-cascode architecture; two-stage amplifier;
Conference_Titel :
Microwave Conference (APMC), 2014 Asia-Pacific