DocumentCode :
3582677
Title :
Hybrid single electron transistor based low power consuming 4-bit parallel adder/subtractor circuit in 65 nanometer technology
Author :
Mukherjee, Sudipta ; Delwar, Tahesin Samira ; Jana, Anindya ; Sarkar, Subir Kumar
Author_Institution :
Dept. of Electron. & Telecommun. Eng., Jadavpur Univ., Kolkata, India
fYear :
2014
Firstpage :
136
Lastpage :
140
Abstract :
Hybridization between CMOS logic and single electron transistor has already revolutionized our present nano technological aspects. Ultra low power consumption as well as ultra dense circuit formation is now possible with the help of mutual integration between the two mentioned above. These benefits have drawn the attraction of the future researchers in this hybrid SET-CMOS technology for future nano-scale low power VLSI design. In this paper, we have designed a room temperature operable 4-bit adder/subtractor circuit in hybrid SET-CMOS logic with considerably low power consumption. Power-delay product has also been calculated numerically and graphically. XOR gates are used as controlled inverter for the selection of add or subtract operation. All the simulations are performed in Tanner environment and for the simulation purpose two separate model files are used. MIB model for SET operation and BSIM4.6.1 for the operation of PMOS. It is notable that the hybrid structure provides far better performance in respect to the conventional MOSFET structure.
Keywords :
CMOS logic circuits; VLSI; adders; logic gates; nanotechnology; power consumption; single electron transistors; BSIM4.6.1; CMOS logic; MIB model; MOSFET structure; PMOS operation; SET-CMOS technology; Tanner environment; XOR gate; complementary metal oxide semiconductor; controlled inverter; hybrid single electron transistor; low power consumption; mutual integration; nanoscale low power VLSI design; nanotechnology; parallel adder circuit; parallel subtractor circuit; power-delay product; size 65 nm; ultradense circuit formation; very large scale integration; word length 4 bit; Adders; CMOS integrated circuits; Integrated circuit modeling; Junctions; Logic gates; Power demand; Single electron transistors; 4-bit parallel adder/subtractor circuit; BSIM4.6.1; Hybrid SET-CMOS; MIB; Single Electron Transistor;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Information Technology (ICCIT), 2014 17th International Conference on
Type :
conf
DOI :
10.1109/ICCITechn.2014.7073152
Filename :
7073152
Link To Document :
بازگشت