DocumentCode :
3583469
Title :
VHDL-based implementations of area and power efficient filter architectures
Author :
Saastamoinen, Ilkka ; Saramaki, Tapio ; Vainio, Olii
Author_Institution :
Dept. of Information Technology, Tampere University of Technology, P.O. Box 553, Tampere, Finland
fYear :
2000
Firstpage :
1
Lastpage :
4
Abstract :
Digital signal processing operations, e.g., digital filters, are one important class of application in communication devices. A digital filtering algorithm can be implemented in various ways by selecting one architecture from the set of possible realizations. By choosing an advanced architecture notable advantages in both the silicon area and power dissipation can be achieved compared to the conventional direct-form realization. This paper focuses on interpolated finite impulse response (interpolated FIR) filter and recursive running-sum (RRS) filter based architectures. The VHDL-based implementations prove that these advanced architectures are efficient when low-power or low-area characteristics are desired. Over 55 percent savings in the area and in the power dissipation were achieved when an FIR filter with a narrow transition band was implemented using these architectures.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Conference, 2000 10th European
Print_ISBN :
978-952-1504-43-3
Type :
conf
Filename :
7075576
Link To Document :
بازگشت