DocumentCode :
3584561
Title :
Worst-case execution time analysis for digital signal processors
Author :
Holsti, Niklas ; Langbacka, Thomas ; Saarinen, Sami
Author_Institution :
Space Systems Finland Ltd. Kappelitie 6, FIN-02200 ESPOO, Finland
fYear :
2000
Firstpage :
1
Lastpage :
4
Abstract :
We present ongoing work to develop a software tool for estimating worst-case execution times for real-time, embedded programs. The tool applies static analysis to executable machine-code programs. Currently we mainly aim at supporting the TSC-21020E Digital Signal Processor, but the tool is designed to be easy to adapt to other target processors as well. Contrary to most other WCET tools we attempt (whenever possible) automatic estimation of loop bounds. We also provide a rich assertion language, which can be used to set bounds on loops that the tool itself cannot bound.
Keywords :
Algorithm design and analysis; Computer architecture; Context; Digital signal processing; Radiation detectors; Real-time systems; Upper bound;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Conference, 2000 10th European
Print_ISBN :
978-952-1504-43-3
Type :
conf
Filename :
7075719
Link To Document :
بازگشت