• DocumentCode
    358536
  • Title

    Hierarchical simulation of a multiprocessor architecture

  • Author

    Pirvu, Marius ; Bhuyan, Laxmi ; Mahapatra, Rabi

  • Author_Institution
    Dept. of Comput. Sci., Texas A&M Univ., College Station, TX, USA
  • fYear
    2000
  • fDate
    2000
  • Firstpage
    585
  • Lastpage
    588
  • Abstract
    When proposing new architectural enhancements, it is also important to account for the hardware complexity. To achieve this goal, we propose to model the new design in a hardware description language (HDL), synthesize the HDL code, and infer a realistic clock cycle which will be used in subsequent simulations. For accurate results, we develop a two-level hierarchical simulation technique, where an execution driven simulator (RSIM) and an HDL simulator (Verilog-XL) are coupled together to evaluate an entire system. We detail the simulation process and show its impact on the design of an interconnect switch architecture for CC-NUMA multiprocessors
  • Keywords
    circuit simulation; computational complexity; digital simulation; parallel architectures; CC-NUMA multiprocessors; HDL code; HDL simulator; Verilog-XL; architectural enhancements; execution driven simulator; hardware complexity; hardware description language; hierarchical simulation; interconnect switch architecture; multiprocessor architecture; Circuit simulation; Clocks; Computational modeling; Computer architecture; Computer science; Computer simulation; Frequency; Hardware design languages; Integrated circuit interconnections; Switches;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer Design, 2000. Proceedings. 2000 International Conference on
  • Conference_Location
    Austin, TX
  • ISSN
    1063-6404
  • Print_ISBN
    0-7695-0801-4
  • Type

    conf

  • DOI
    10.1109/ICCD.2000.878349
  • Filename
    878349