DocumentCode :
3585573
Title :
Size aware placement for island style FPGAs
Author :
Junying Huang ; Lin, Colin Yu ; Yang Liu ; Zhihua Li ; Haigang Yang
Author_Institution :
Syst. on Programmable Chip Res. Dept., Inst. of Electron., Beijing, China
fYear :
2014
Firstpage :
28
Lastpage :
35
Abstract :
In this paper we first examine the impact of FPGA size on overall performance and run-time of placement and routing in the context of cluster-based island-style FPGAs. Based on the observations, an FPGA placement algorithm, Min-Size, is introduced to alleviate the deterioration of performance and run-time of placement and routing when using a large FPGA to implement a circuit. We achieve this by allowing Min-Size to generate a more compact placement of logic, I/O and hard blocks. Our experimental results have shown a 3X and 4X speedup in placement and routing run-time, a 38% and 41% reduction in wire length, and a 8% and 5% improvement in critical path delay when FPGA size increases 10 times.
Keywords :
field programmable gate arrays; network routing; FPGA placement algorithm; FPGA size; Min-Size; cluster-based island-style FPGA; critical path delay; routing run-time; wire length; Arrays; Delays; Field programmable gate arrays; Routing; Video recording; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology (FPT), 2014 International Conference on
Print_ISBN :
978-1-4799-6244-0
Type :
conf
DOI :
10.1109/FPT.2014.7082749
Filename :
7082749
Link To Document :
بازگشت