Title :
Fast Simulation of Pipeline in ASIP Simulators
Author_Institution :
Fac. of Inf. Technol., Brno Univ. of Technol., Brno, Czech Republic
Abstract :
A fast and accurate simulator of the newly designed application specific instruction-set processors is essential during processor development, testing, and verification as well as for software development. Instruction-set simulators are usually used at the early stages of the design. They have good performance, but because of their low accuracy they cannot be used for a detailed pipeline or timing analysis. For this task, cycle-accurate simulators are used. They are of high accuracy since the whole micro architecture is simulated. But at the same time, the simulation time can be significantly longer than in the case of instruction-set simulators. We present a technique which reduces the simulation time with an acceleration of pipeline simulation. Experimental results show a speed-up during simulation. Moreover, the proposed concept can also be used for hardware realization of application specific instruction-set processors.
Keywords :
digital simulation; embedded systems; scheduling; ASIP simulator; application specific instruction-set processor; fast pipeline simulation; instruction-set simulator; pipeline analysis; processor development; processor testing; processor verification; software development; timing analysis; Automata; Clocks; Decoding; Delays; Hardware; Pipelines; Program processors;
Conference_Titel :
Microprocessor Test and Verification Workshop (MTV), 2014 15th International
DOI :
10.1109/MTV.2014.18