DocumentCode :
3586225
Title :
JTAG-AXI Debug IP with Performance Meter Mode
Author :
Walimbe, Mrugesh
fYear :
2014
Firstpage :
67
Lastpage :
69
Abstract :
The typical multi core SOC of today faces several development constraints. While the process and methodology plans for a first pass silicon, it is not always guaranteed. A true SOC design team always plans for debug capability when the SOC samples arrive. A debug/Test solution should also not increase the complexity and schedule of design, verification and physical design process. The debug/Test solution discussed provides a method to debug/Test the SOC and at the same time cater towards measuring performance in debug mode. This paper is targeted for the IP and SOC design teams developing the debug architecture in a SOC. It focuses on simplifying the debug process. It focusses on SOC interconnect performance measurement in debug mode. This paper describes a debug/Test solution which can be used to debug a SOC. It provides for inbuilt interconnect path performance measurement in absence of processor based control. It also provides for the ability to provide sequencing in the interconnect transactions to simulate real time interconnect activity.
Keywords :
computer debugging; multiprocessor interconnection networks; system-on-chip; JTAG-AXI debug IP; SoC debug architecture; SoC interconnect performance measurement; debug-test solution; inbuilt interconnect path performance measurement; performance meter mode; Clocks; IP networks; Logic functions; Registers; Sequential analysis; System-on-chip; Debug; Interconnect; Performance measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microprocessor Test and Verification Workshop (MTV), 2014 15th International
ISSN :
1550-4093
Type :
conf
DOI :
10.1109/MTV.2014.22
Filename :
7087236
Link To Document :
بازگشت