DocumentCode :
3586274
Title :
Design of a low power 4th order ΣΔ modulator with the reused opamps
Author :
Su hun Yang ; Jeong Hoon Choi ; Kwang Sub Yoon
Author_Institution :
Analog Circuit Design Lab., Inha Univ., Incheon, South Korea
fYear :
2014
Firstpage :
62
Lastpage :
63
Abstract :
This paper describes a low power 4th order ΣΔ modulator for an implantable chip to acquire bio signals such as EEG(Electroencephalogram) or DBS(Deep Brain Stimulation) and EMG. To reduce a power consumption of the proposed modulator, only two opamps are employed for the four integrators with the KT/C noise reduction circuit. A test chip was fabricated in a 0.18um CMOS n-well 1 poly 6 metal process. The chip core area occupies 900um × 800um, and its power is 900uW with a 1.8V supply voltage. Measurement results show 90dB of SNDR and 96dB of DR. We achieve 14.8bit at the input frequency and clock frequency of 1kHz and 256kHz, respectively. FOMs are 164dB(FOM1) and 12.7pJ/step(FOM2).
Keywords :
CMOS integrated circuits; operational amplifiers; power consumption; sigma-delta modulation; CMOS n-well; DBS; EEG; EMG; FOM; KT/C noise reduction circuit; biosignal acquisition; chip core area; complementary metal oxide semiconductor; deep brain stimulation; electroencephalogram; frequency 1 kHz; frequency 256 kHz; implantable chip; low power 4th order ΣΔ modulator; opamp; power 900 muW; power consumption reduction; size 0.18 mum; test chip; voltage 1.8 V; word length 14.8 bit; Metals; Modulation; Signal resolution; Signal to noise ratio; ΣΔ modulator; bio signal; implantable; low power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2014 International
Type :
conf
DOI :
10.1109/ISOCC.2014.7087558
Filename :
7087558
Link To Document :
بازگشت