DocumentCode :
3586354
Title :
Efficient hardware architecture for real-time Semi-Global Matching
Author :
Seongbo Sim ; Kyoungwon Min ; Seonyoung Lee ; Haengson Son ; Jongtae Kim
Author_Institution :
Dept. of Electr. & Comput. Eng., Sungkyunkwan Univ., Sungkyunkwan, South Korea
fYear :
2014
Firstpage :
262
Lastpage :
263
Abstract :
In this paper we propose an efficient hardware architecture for real-time SGM (Semi-Global Matching). SGM has a robust characteristic than previous local stereo matching algorithms. But SGM requires high computational loads and extremely high memory bandwidth to store intermediate results. To overcome these problems, we have maximized data parallelism by adopting systolic array and pipelining. Also we have maximized internal memory recycling efficiency to minimize memory bandwidth. With this method, our architecture not only processes 32 frame of VGA disparity images per second at 100MHz operating frequency but also do not requires external memory to store intermediate data. Our architecture was implemented using Verilog HDL. Our circuit is composed of 529,200 logic gates and 2,030,784 bits internal memory. Disparity map of SGM circuit has been verified using the Middlebury test images and the average error rate is 6.22%.
Keywords :
hardware description languages; stereo image processing; Middlebury test images; SGM circuit; VGA disparity images; Verilog HDL; hardware architecture; internal memory recycling; local stereo matching algorithms; pipelining; real-time SGM; real-time semiglobal matching; systolic array; Logic gates; Memory management; Robustness; SGM; hardware architecture; stereo matching;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2014 International
Type :
conf
DOI :
10.1109/ISOCC.2014.7087638
Filename :
7087638
Link To Document :
بازگشت