DocumentCode :
3586366
Title :
Design of CMOS dual antifuse OTP memory based on gate oxide
Author :
Seung-Youl Kim ; Je-Hoon Lee ; Tae-Yang Kim ; Younggap You
Author_Institution :
Coll. of Electriacal & Comput. Eng., Chungbuk Nat. Univ., Cheongju, South Korea
fYear :
2014
Firstpage :
284
Lastpage :
285
Abstract :
This paper presents a one-time-programmable ROM based on CMOS dual antifuses achieving high reliability and performance. The CMOS antifuse exploits the gate oxide layer of a typical CMOS process and thereby does not need an additional mask step for antifuse implementation. The proposed antifuse circuit comprises two antifuse nMOS transistors and two pMOS access transistors. Each antifuse cell employs differential architecture. An antifuse cell compares two differential outputs and determines its final output. This dual antifuse cell shows strong reliability against soft-breakdown failure. This high reliability makes the proposed one-time-programmable ROM can be applicable to high reliability such as encryption systems.
Keywords :
CMOS memory circuits; MOSFET; integrated circuit reliability; read-only storage; CMOS dual antifuse OTP memory; antifuse nMOS transistors; gate oxide; one-time-programmable ROM; pMOS access transistors; reliability; soft-breakdown failure; Integrated circuits; Logic gates; Programming profession; Read only memory; Simulation; Antifuse; OTP; ROM; Sense amp;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2014 International
Type :
conf
DOI :
10.1109/ISOCC.2014.7087650
Filename :
7087650
Link To Document :
بازگشت