Title :
Optimizing DSP circuits by a new family of arithmetic operators
Author :
Hormigo, Javier ; Villalba, Julio
Author_Institution :
Dept. Comput. Archit., Univ. de Malaga, Malaga, Spain
Abstract :
This paper presents a new family of arithmetic operators to optimize the implementation of circuits for digital signal processing. They are based on using a new fixed-point format which allows performing rounding to nearest as the same cost as truncation. Thanks to the use of rounding, the word-length optimization may improve significantly respect to using conventional units and truncation. That reduction means a simultaneous improvement of area, delay, and, consequently, power consumption. As an example, several FIR filters have been tested, and an area reduction up to 50% along with a speed improvement up to 42% has been obtained.
Keywords :
circuit optimisation; digital signal processing chips; fixed point arithmetic; DSP circuit optimization; arithmetic operator; digital signal processing; fixed point format; power consumption; truncation; word length optimization; Delays; Digital signal processing; Field programmable gate arrays; Finite impulse response filters; Hardware; Optimization; Quantization (signal); Digital Signal Processing; fixed-point datapath; real-number representation; round-to-nearest; word-length optimization;
Conference_Titel :
Signals, Systems and Computers, 2014 48th Asilomar Conference on
Print_ISBN :
978-1-4799-8295-0
DOI :
10.1109/ACSSC.2014.7094576