DocumentCode :
3588019
Title :
Replacement techniques for improving performance in sub-block caches
Author :
Olorode, Oluleye ; Nourani, Mehrdad
Author_Institution :
Dept. of Electr. Eng., Univ. of Texas at Dallas Richardson, Dallas, TX, USA
fYear :
2014
Firstpage :
1853
Lastpage :
1857
Abstract :
Recent advances in processor architecture have led to the introduction of sub-blocking to cache architectures. Sub-blocking reduces the tag area and power overhead in caches without reducing the effective cache size, by using fewer tags to index the full data RAM array. But they suffer from performance degradation due to cache pollution. We propose intelligent subblock cache replacement policies that use the valid state of individual sub-blocks in replacement decisions at the super-block level. Performance evaluations using Simplescalar toolset show improvement of up to 4.17% in SPEC2006 benchmarks.
Keywords :
cache storage; memory architecture; random-access storage; SPEC2006 benchmarks; Simplescalar toolset; cache architectures; cache pollution; full data RAM array; intelligent subblock cache replacement policy; performance degradation; performance evaluations; power overhead; processor architecture; super-block level; tag area overhead; Benchmark testing; Computer architecture; Computers; Degradation; Hardware; Performance evaluation; Random access memory; G. Architecture and Implementation [1]; [2];
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2014 48th Asilomar Conference on
Print_ISBN :
978-1-4799-8295-0
Type :
conf
DOI :
10.1109/ACSSC.2014.7094789
Filename :
7094789
Link To Document :
بازگشت