Title :
Digital configurable block based implementation of image enhancement algorithm using PSoC 5LP
Author :
Hussain, Syed Safdar ; Zaidi, Syed Sajjad Haider
Author_Institution :
Nat. Univ. of Sci. & Technol., Islamabad, Pakistan
Abstract :
In this paper four simple but very effective image enhancement technique is implemented in a digital configurable block on Programmable System on Chip (PSoC). This is done by converting a 2D gray image matrix to 1D vector and send it to PSoC5 LP Universal Asynchronous Receiver Transmitter (UART).The UART is communicating with a Verilog component which use Universal Digital Block Array (UDB) for implementing image enhancement algorithms. For implementing enhancement algorithm very simple Verilog components are developed by using Cypress PSoC Creator 2.2, It includes adder, subtracter, multiplier, 8 bit comparator, and multiplexer. Verilog components for constant values are also developed. Enhancement algorithms are implemented with the integration of arithmetic, logical and constant Verilog components.
Keywords :
computer interfaces; data communication equipment; hardware description languages; image enhancement; programmable circuits; system-on-chip; 1D vector; 2D gray image matrix; Cypress PSoC Creator 2.2; PSoC5 LP universal asynchronous receiver transmitter; UART; UDB; adder; arithmetic Verilog components; comparator; constant Verilog components; digital configurable block; image enhancement technique; logical Verilog components; multiplexer; multiplier; programmable system on chip; subtracter; universal digital block array; Embedded systems; Hardware design languages; Image enhancement; MATLAB; Macrocell networks; System-on-chip; Image Enhancement; PSoC 5LP; UART; UDB; Verilog;
Conference_Titel :
Multi-Topic Conference (INMIC), 2014 IEEE 17th International
Print_ISBN :
978-1-4799-5754-5
DOI :
10.1109/INMIC.2014.7097334