Title :
Front-End Board with Cyclone® V as a test high-resolution platform for the Auger-Beyond-2015 front end electronics
Author :
Szadkowski, Zbigniew
Author_Institution :
Dept. of Phys. & Appl. Inf., Univ. of Lodz, Lodz, Poland
Abstract :
The surface detector (SD) array of the Pierre Auger Observatory containing at present 1680 water Cherenkov detectors spread over an area of 3000 km2 started to operate since 2004. The currently used Front-End Boards are equipped with no-more produced ACEX® and obsolete Cyclone® FPGA (40 MSps/15-bit of dynamic range). Huge progress in electronics and new challenges from physics impose a significant upgrade of the SD electronics either to improve a quality of measurements (much higher sampling and much wider dynamic range) or pick-up from a background extremely rare events (new FPGA algorithms based on sophisticated approaches like e.g. spectral triggers or neural networks). Much higher SD sensitivity is necessary to confirm or reject hypothesis critical for a modern astrophysics. The paper presents the Front-End Board (FEB) with the biggest Cyclone® V E FPGA 5CEFA9F31I7N, supporting 8 channels sampled with max. 250 MSps @ 14-bit resolution. Considered sampling for the SD is 120 MSps, however, the FEB has been developed with external anti-aliasing filters to keep a maximal flexibility. Six channels are targeted to the SD, two the rest for other experiments like: Auger Engineering Radio Array and additional muon counters. The FEB is an intermediate design pluged-in the actually used Unified Board (UB) communicating with micro-controller at 40 MHz, however providing even 250 MSPs sampling with 20-bit dynamic range, equipped in a virtual NIOS® processor and supporting 256 MB of SDRAM as well as with an implemented spectral trigger based on the Discrete Cosine Transform for a detection of very inclined ”old” showers. The FEB can also support a neural network developing for a detection of ”young” showers, potentially generated by neutrinos.
Keywords :
Cherenkov counters; discrete cosine transforms; field programmable gate arrays; neural nets; ACEX; FPGA 5CEFA9F31I7N; NIOS processor; Pierre Auger Observatory; SDRAM; anti-aliasing filters; auger engineering radio array; auger-beyond-2015 front end electronics; cyclone; discrete cosine transform; frequency 40 MHz; front-end boards; microcontroller; modern astrophysics; neural networks; neutrinos; spectral triggers; surface detector array; unified board; water Cherenkov detectors; word length 14 bit; word length 15 bit; word length 20 bit; young showers; Arrays; Collaboration; Cyclones; Detectors; Discrete cosine transforms; Field programmable gate arrays; Observatories; DCT; FPGA; Front-End; NIOS; Pierre Auger Observatory; neural network; trigger;
Conference_Titel :
Real Time Conference (RT), 2014 19th IEEE-NPSS
Print_ISBN :
978-1-4799-3658-8
DOI :
10.1109/RTC.2014.7097540