DocumentCode :
3588805
Title :
Automatic synthesis of locally-clocked extended burst-mode AFSMs based on transparent latches
Author :
Oliveira, Duarte L. ; Curtinhas, Tiago ; Faria, Lester A. ; Saotome, Osamu ; Romano, Leonardo
Author_Institution :
Div. de Eng. Eletron., Inst. Tecnol. de Aeronaut. - ITA - IEEA, São José dos Campos, Brazil
fYear :
2014
Firstpage :
1
Lastpage :
1
Abstract :
Summary form only given. Controllers based on Synchronous Finite State Machines (SFSM) are components widely used in complex digital systems. These systems can present critical requirements, such as power consumption, robustness, performance, etc. In this context, the asynchronous paradigm shows interesting features that fit as an alternative for the design, but the lack of appropriate tools and the high difficulty of the design are already drawbacks. This paper proposes a new architecture, based in transparent latches, for implementing asynchronous FSMs with local clock. The existence of a local clock reduces the requirements of asynchronous logic. The asynchronous FSMs with local clock, implemented in the new architecture, are synthesized by SICARELO method. This method parts from a popular specification known as extended burst-mode (XBM) and uses the techniques of the synchronous paradigm to accomplish the synthesis. The new architecture was tested in a set of well-known benchmarks and compared with the AFSMs implemented through the standard architecture gRS, synthesized by the Miriã tool. Compared to Miriã tool, SICARELO tool achieved an average reduction of 12% in the number of state variables, 4% in the combinatorial logic of products and 15% in literals, although presenting a penalty of 79% on the number of latches. These results lead to a high potential of practical implementation of this method in actual applications.
Keywords :
asynchronous circuits; combinational circuits; finite state machines; flip-flops; logic design; Miriã tool; SICARELO method; XBM; asynchronous logic; asynchronous paradigm; combinatorial logic; complex digital systems; local clock; locally-clocked extended burst-mode AFSM automatic synthesis; standard gRS architecture; synchronous finite state machines; transparent latches; Automata; Context; Digital systems; Latches; Power demand; Robustness; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ANDESCON, 2014 IEEE
Print_ISBN :
978-1-4799-6685-1
Type :
conf
DOI :
10.1109/ANDESCON.2014.7098580
Filename :
7098580
Link To Document :
بازگشت