• DocumentCode
    3589356
  • Title

    Design of high performance 8 bit Vedic Multiplier using compressor

  • Author

    Gupta, Radheshyam ; Dhar, Rajdeep ; Baishnab, K.L. ; Mehedi, Jishan

  • Author_Institution
    Dept. of Electron. & Commun., Nat. Inst. of Technol., Silchar, India
  • fYear
    2014
  • Firstpage
    1
  • Lastpage
    5
  • Abstract
    This paper proposes the design of high speed Vedic Multiplier using the compressor which is based on ancient Indian Vedic mathematics that has improved the performance of multiplier. As the technology advent the Multiplier require high speed, low power and small area. Vedic mathematics, a system of ancient Indian mathematics, which has a unique technique of solutions based on only 16 sutras. In this paper we introduce a new architecture of Vedic multiplier by using 4:2 compressors and 7:2 compressors for addition that increase the speed of Multiplier and reduce the area 2% than Urdhwa-Tiryakbhyam Multiplier. The 7:2 compressors are made of 5:2 compressors and two full adders. The design was performed on a Xilinx Spartan 3 series of FPGA and the timing and area of the design, on the same have been calculated.
  • Keywords
    adders; digital arithmetic; field programmable gate arrays; multiplying circuits; 4:2 compressor; 7:2 compressor; 8 bit Vedic multiplier; FPGA; Indian Vedic mathematics; Xilinx Spartan 3 series; Adders; Algorithm design and analysis; Computer architecture; Hardware; Logic gates; Propagation delay; 7:2 compressor; Booth´s multiplier; Compressor; Urdhwa-Tiryakbhyamsutra; Vedic Mathematics; high speed Multiplier; modified Booth´s multiplier;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Advances in Engineering and Technology (ICAET), 2014 International Conference on
  • Type

    conf

  • DOI
    10.1109/ICAET.2014.7105239
  • Filename
    7105239