• DocumentCode
    3589868
  • Title

    Life estimation of analog IC based on accelerated degradation testing

  • Author

    Jun Luo ; Guolin Qin ; Kaizhou Tan ; Shenglei Zhao ; Haoran Chen ; Yue Hao

  • Author_Institution
    Dept. of Quality & Reliability Assurance, CETC, Chongqing, China
  • fYear
    2014
  • Firstpage
    817
  • Lastpage
    821
  • Abstract
    For high reliability semiconductor analog ICs, it is difficult to estimate their lifetime by using traditional reliability analysis methods since no enough failure data can be obtained in a relatively short period of time. Aiming at this problem, firstly, a general procedure for an accelerated degradation testing was proposed to analyze the lifetime of analog ICs under actual operating conditions according to the characteristics of their degradation behavior in this paper. Then, accelerated models and performance degradation models of analog ICs were introduced. Finally, the engineering practicability of the presented method is verified with a case of a certain type of voltage reference analog IC applied in certain aerospace electronic system.
  • Keywords
    analogue integrated circuits; life testing; monolithic integrated circuits; accelerated degradation testing; high reliability semiconductor analog IC; life estimation; voltage reference analog IC; Acceleration; Degradation; Integrated circuit modeling; Life estimation; Reliability; Stress; Testing; accelerated degradation testing; life estimation; reliability; semiconductor analog ICs;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Reliability, Maintainability and Safety (ICRMS), 2014 International Conference on
  • Print_ISBN
    978-1-4799-6631-8
  • Type

    conf

  • DOI
    10.1109/ICRMS.2014.7107314
  • Filename
    7107314