DocumentCode :
3589972
Title :
Design of a globally asynchronous locally synchronous digital system
Author :
Nagy, Lukas ; Koscelansky, Jan ; Stopjakova, Viera
Author_Institution :
Inst. of Electron. & Photonics, Slovak Univ. of Technol., Bratislava, Slovakia
fYear :
2014
Firstpage :
529
Lastpage :
533
Abstract :
The article addresses a design methodology of globally asynchronous locally synchronous (GALS) digital systems from the designer´s point of view. It discusses the nature of this special type of electronic circuits, its advantages as well as drawbacks as comparison to standard synchronous and asynchronous systems. Furthermore, it describes the top-down design flow for various implementation approaches. The first one is the implementation onto silicon chip as ASIC, the second one is the implementation into the FPGA. The paper also discusses the comparison of three different implementations of the same circuitry.
Keywords :
application specific integrated circuits; field programmable gate arrays; logic design; sequential circuits; ASIC; FPGA; GALS; asynchronous systems; electronic circuits; globally asynchronous locally synchronous digital system design; silicon chip; standard synchronous systems; top-down design flow; Clocks; Design automation; Digital systems; Finite impulse response filters; Generators; Ports (Computers); Synchronization; Asynchronous digital system; GALS;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging eLearning Technologies and Applications (ICETA), 2014 IEEE 12th International Conference on
Print_ISBN :
978-1-4799-7739-0
Type :
conf
DOI :
10.1109/ICETA.2014.7107609
Filename :
7107609
Link To Document :
بازگشت