DocumentCode :
3592323
Title :
A novel post-ATPG IR-drop reduction scheme for at-speed scan testing in broadcast-scan-based test compression environment
Author :
Miyase, Kohei ; Yamato, Yuta ; Noda, Kenji ; Ito, Hideaki ; Hatayama, Kazumi ; Aikyo, Takashi ; Wen, Xiaoqing ; Kajihara, Seiji
Author_Institution :
Kyushu Inst. of Technol., Iizuka, Japan
fYear :
2009
Firstpage :
97
Lastpage :
104
Abstract :
Reducing IR-drop in the test cycle during at-speed scan testing has become mandatory for avoiding test-induced yield loss. An efficient approach for this purpose is post-ATPG test modification based on X-identification and X-filling since it causes no circuit/clock design change and no test vector count inflation. However, applying this approach to test compression has been considered challenging due to the limited availability of X-bits. This paper solves this serious problem by proposing a novel and practical CA (Compression-Aware) test modification scheme for reducing IR-drop in the widely-used broadcast-scan based test compression environment. This unique scheme features (1) CA circuit remodeling for minimizing the effort of applying test modification to broadcast-scan-based test compression, (2) CA X-identification for increasing X-bits for risky test vectors, and (3) CA X-filling for effectively using limited X-bits in reducing IR-drop. As a result, the CA test modification scheme can achieve significant IR-drop reduction even when a test cube only has a small number of X-bits. This advantage is clearly demonstrated by experimental results on three compression configurations created from an industrial circuit.
Keywords :
automatic test pattern generation; boundary scan testing; network synthesis; At speed scan testing; CA X-identification; IR drop reduction; X-bits limited availability; X-filling; broadcast scan based test compression environment; circuit remodeling; circuit/clock design; compression aware test modification scheme; post ATPG IR drop reduction scheme; post ATPG test modification; test induced yield loss; test vector count inflation; Automatic test pattern generation; Broadcasting; Circuit faults; Circuit testing; Clocks; Delay; Lab-on-a-chip; Permission; Power supplies; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design - Digest of Technical Papers, 2009. ICCAD 2009. IEEE/ACM International Conference on
ISSN :
1092-3152
Print_ISBN :
978-1-60558-800-1
Electronic_ISBN :
1092-3152
Type :
conf
Filename :
5361307
Link To Document :
بازگشت