DocumentCode :
3593540
Title :
Multi-core cache hierarchy modeling for host-compiled performance simulation
Author :
Razaghi, Parisa ; Gerstlauer, Andreas
Author_Institution :
Electr. & Comput. Eng, Univ. of Texas at Austin, Austin, TX, USA
fYear :
2013
Firstpage :
1
Lastpage :
6
Abstract :
The need for early software evaluation has increased interest in host-compiled or source-level simulation techniques. For accurate real-time performance evaluation, dynamic cache effects have to be considered in this process. However, in the context of coarse-grained simulation, fast yet accurate modeling of complex multi-core cache hierarchies poses several challenges. In this paper, we present a novel generic multi-core cache modeling approach that incorporates accurate reordering in the presence of coarse-grained temporal decoupling. Our results show that our reordering approach is as accurate as a fine-grained simulation while maintaining almost the full performance benefits of a temporally decoupled simulation.
Keywords :
cache storage; integrated circuit modelling; microprocessor chips; multiprocessing systems; performance evaluation; coarse grained simulation; coarse grained temporal decoupling; dynamic cache effects; early software evaluation; fine grained simulation; host compiled performance simulation; multicore cache hierarchy modeling; real time performance evaluation; source level simulation; Accuracy; Context modeling; Delays; Kernel; Multicore processing; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic System Level Synthesis Conference (ESLsyn), 2013
Print_ISBN :
978-1-4673-6414-0
Type :
conf
Filename :
6573218
Link To Document :
بازگشت