DocumentCode :
3594761
Title :
Assignment constrained scheduling under max/min logic/interconnect delays for placed datapath
Author :
Kaneko, Mineo ; Ohashi, Koji
Author_Institution :
Graduate Sch. of Inf. Sci., Japan Adv. Inst. of Sci. & Technol.
Volume :
1
fYear :
2004
Firstpage :
545
Abstract :
RT level scheduling under max/min logic/interconnect delays for placed datapath is proposed, which can be a useful tool for interconnect delay aware RTL optimization. Clockless datapath (only controller is clocked) is our target, and peculiar features of our scheduler are; (1) it handles uncertainty/fluctuation of signal delay in the form of max/min delay, and generates guaranteed schedule under those uncertainty/fluctuation, (2) wave pipeline is supported, and (3) communication delay between a controller and components in data-part is also handled
Keywords :
circuit optimisation; delays; integrated circuit interconnections; integrated circuit modelling; scheduling; RT level scheduling; RTL optimization; assignment constrained scheduling; clockless datapath; communication delay; fluctuation; max/min logic/interconnect delays; placed datapath; signal delay; wave pipeline; Clocks; Communication system control; High level synthesis; Information science; Logic; Multiplexing; Pipelines; Propagation delay; Scheduling algorithm; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. Proceedings. The 2004 IEEE Asia-Pacific Conference on
Print_ISBN :
0-7803-8660-4
Type :
conf
DOI :
10.1109/APCCAS.2004.1412819
Filename :
1412819
Link To Document :
بازگشت