Title :
Scan Test Planning for Power Reduction
Author :
Imhof, Michael E. ; Zoellin, Christian G. ; Wunderlich, Hans-Joachim ; Maeding, Nicolas ; Leenstra, Jens
Author_Institution :
Univ. Stuttgart, Stuttgart
Abstract :
Many STUMPS architectures found in current chip designs allow disabling of individual scan chains for debug and diagnosis. In a recent paper it has been shown that this feature can be used for reducing the power consumption during test. Here, we present an efficient algorithm for the automated generation of a test plan that keeps fault coverage as well as test time, while significantly reducing the amount of wasted energy. A fault isolation table, which is usually used for diagnosis and debug, is employed to accurately determine scan chains that can be disabled. The algorithm was successfully applied to large industrial circuits and identifies a very large amount of excess pattern shift activity.
Keywords :
automatic test pattern generation; circuit testing; logic design; logic testing; system-on-chip; STUMPS architecture; automated generation; current chip design; fault coverage; fault isolation table; large industrial circuits; power reduction; scan chains; scan test planning; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Energy consumption; Fault diagnosis; Integrated circuit reliability; Power system planning; Power system reliability; System testing; Algorithms; Reliability; Test planning; power during test;
Conference_Titel :
Design Automation Conference, 2007. DAC '07. 44th ACM/IEEE
Print_ISBN :
978-1-59593-627-1