DocumentCode :
3596339
Title :
Evaluation and performance analysis of heterogeneous multicore cluster processor architecture
Author :
On, Ooi Joo ; Hussin, Fawnizu Azmadi B.
Author_Institution :
Fac. of Inf. & Commun. Technol., Univ. Tunku Abdul Rahman, Kampar, Malaysia
fYear :
2014
Firstpage :
1
Lastpage :
6
Abstract :
The advancement of silicon and wafer technology scaling in recent years have enabled the incorporation of different types of multiple processor cores clustered on a single die, example includes ARM´s big.LITTLE in dual quadcore cluster to form octa-core single chip. The great success of this architecture has encouraged further development into manycore system utilizing this unique architecture. Despite various anticipation of highly improvised many “big.LITTLE” core, researcher has found some limitations including load balance inefficiency, inefficient scheduler and limitation to same ISA core per cluster of maximum four core for this big.LITTLE or equivalent architecture. In this paper we intend to analyse the performance of different manycore clustering methods, aimed to show the impact of different mixture of multicore cluster single-chip processor architecture. We run five benchmarks applications selected from PARSEC-2.1 and SPLASH-2 benchmark suite resembling various popular application for mobile devices, including signal and media processing, graphics, data mining, general and engineering as well as high-performance computing segments. The simulation results shows asymmetric multicore cluster architecture has the highest speedup for most of benchmark programs tested. This shows asymmetric multicore cluster capability of utilizing its mix-core processing strength to better improve task or workload processing. Despite the better throughput performance for homogeneous cluster, we observed this is true for only two programs, the remaining programs show similar performance for all three cluster configurations. The experimental results in this paper can serve as research reference in design space exploration, for processor designers on the necessary optimal design choices, thus potentially reduce design cost and time.
Keywords :
multiprocessing systems; pattern clustering; performance evaluation; ARM big.LITTLE core; PARSEC-2.1; SPLASH-2 benchmark suite; asymmetric multicore cluster architecture; design space exploration; dual quadcore cluster; heterogeneous multicore cluster processor architecture; high-performance computing segments; homogeneous cluster; load balance inefficiency; manycore clustering methods; mix-core processing strength; mobile devices; multicore cluster single-chip processor architecture; multiple processor cores; octa-core single chip; performance analysis; silicon technology scaling; wafer technology scaling; workload processing; Cluster processor; Heterogeneous; Multicore; Performance analysis;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Frontiers of Communications, Networks and Applications (ICFCNA 2014 - Malaysia), International Conference on
Print_ISBN :
978-1-78561-072-1
Type :
conf
DOI :
10.1049/cp.2014.1421
Filename :
7141247
Link To Document :
بازگشت