DocumentCode :
3599098
Title :
Crosstalk minimization for multiple clock tree routing
Author :
Ming-Fu Hsiao ; Marek-Sadowska, M. ; Sao-Jie Chen
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
1
fYear :
2002
Lastpage :
152
Abstract :
Crosstalk noise has been identified as a very important factor for deep submicron chip design. Signals running in parallel on the same layer can experience crosstalk noise. Among all the possible crosstalk noise sources, clock is the most important aggressor as well as victim. Besides, for modern chip design, there is usually more than one clock source, sometimes tens of clock sources. It is important to design the clock topologies for all the clocks running on the same chip to prevent possible crosstalk noise among them. In this paper, we deal with the minimization of inter-clock crosstalk. We propose algorithms to generate clock topology and routing to minimize effective crosstalk. The experimental results show a significant reduction of effective crosstalk compared to that of the conventional clock tree synthesis wherein crosstalk effect is not taken into account.
Keywords :
VLSI; circuit layout CAD; clocks; crosstalk; integrated circuit layout; integrated circuit noise; minimisation of switching nets; network routing; clock routing; clock topologies; clock topology; crosstalk minimization; deep submicron chip design; inter-clock crosstalk; multiple clock tree routing; noise sources; Capacitance; Chip scale packaging; Circuit synthesis; Clocks; Coupling circuits; Crosstalk; Frequency; Minimization; Routing; Signal synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. MWSCAS-2002. The 2002 45th Midwest Symposium on
Print_ISBN :
0-7803-7523-8
Type :
conf
DOI :
10.1109/MWSCAS.2002.1187179
Filename :
1187179
Link To Document :
بازگشت