DocumentCode :
3599643
Title :
A New Design of an N-Bit Reversible Arithmetic Logic Unit
Author :
Pal, Subhankar ; Vudadha, Chetan ; Phaneendra, P. Sai ; Veeramachaneni, Sreehari ; Mandalika, Srinivas
Author_Institution :
Dept. of Electr. & Electron. Eng., Birla Inst. of Technol. & Sci. (BITS - Pilani), Hyderabad, India
fYear :
2014
Firstpage :
224
Lastpage :
225
Abstract :
With the advent of nanotechnology, transistors are getting smaller and growing in number according to Moore´s Law. With this, the issue of heat dissipation is becoming of greater concern to researchers as the transistor heat dissipation reaches the Land Auer limit. Reversible logic is predicted to be an alternative to conventional computing due to lesser energy dissipation and exponentially faster problem-solving capacity. This paper introduces the design of a reversible ripple-carry adder using a mix of the well-known NCV library and the recently introduced NCV-|v1 library, with the assumption of a four-level quantum system. The results for the proposed adder are compared with previous ripple-carry adder designs. It then explores the design of a cost-optimized reversible ALU by modifying the above adder. Finally, a comparison of the proposed ALU is made with one of the latest reversible ALU designs.
Keywords :
arithmetic; formal logic; Land Auer limit; Moore Law; N-Bit reversible arithmetic logic unit; nanotechnology; reversible ripple carry adder; transistor heat dissipation; transistors; Adders; Delays; Equivalent circuits; Libraries; Logic gates; Quantum computing; Transistors; ALU; Adder; Quantum Gates; Reversible Logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic System Design (ISED), 2014 Fifth International Symposium on
Print_ISBN :
978-1-4799-6964-7
Type :
conf
DOI :
10.1109/ISED.2014.56
Filename :
7172783
Link To Document :
بازگشت